| Device Utilization Summary (actual values) | [-] |
| Slice Logic Utilization | Used | Available | Utilization | Note(s) |
| Number of Slice Registers |
3,997 |
11,440 |
34% |
|
| Number used as Flip Flops |
3,988 |
|
|
|
| Number used as Latches |
0 |
|
|
|
| Number used as Latch-thrus |
0 |
|
|
|
| Number used as AND/OR logics |
9 |
|
|
|
| Number of Slice LUTs |
4,293 |
5,720 |
75% |
|
| Number used as logic |
3,793 |
5,720 |
66% |
|
| Number using O6 output only |
2,650 |
|
|
|
| Number using O5 output only |
104 |
|
|
|
| Number using O5 and O6 |
1,039 |
|
|
|
| Number used as ROM |
0 |
|
|
|
| Number used as Memory |
258 |
1,440 |
17% |
|
| Number used as Dual Port RAM |
88 |
|
|
|
| Number using O6 output only |
4 |
|
|
|
| Number using O5 output only |
0 |
|
|
|
| Number using O5 and O6 |
84 |
|
|
|
| Number used as Single Port RAM |
7 |
|
|
|
| Number using O6 output only |
0 |
|
|
|
| Number using O5 output only |
1 |
|
|
|
| Number using O5 and O6 |
6 |
|
|
|
| Number used as Shift Register |
163 |
|
|
|
| Number using O6 output only |
52 |
|
|
|
| Number using O5 output only |
1 |
|
|
|
| Number using O5 and O6 |
110 |
|
|
|
| Number used exclusively as route-thrus |
242 |
|
|
|
| Number with same-slice register load |
214 |
|
|
|
| Number with same-slice carry load |
6 |
|
|
|
| Number with other load |
22 |
|
|
|
| Number of occupied Slices |
1,429 |
1,430 |
99% |
|
| Number of MUXCYs used |
712 |
2,860 |
24% |
|
| Number of LUT Flip Flop pairs used |
4,955 |
|
|
|
| Number with an unused Flip Flop |
1,457 |
4,955 |
29% |
|
| Number with an unused LUT |
662 |
4,955 |
13% |
|
| Number of fully used LUT-FF pairs |
2,836 |
4,955 |
57% |
|
| Number of unique control sets |
265 |
|
|
|
Number of slice register sites lost to control set restrictions |
1,066 |
11,440 |
9% |
|
| Number of bonded IOBs |
86 |
102 |
84% |
|
| Number of LOCed IOBs |
86 |
86 |
100% |
|
| IOB Flip Flops |
155 |
|
|
|
| Number of RAMB16BWERs |
28 |
32 |
87% |
|
| Number of RAMB8BWERs |
0 |
64 |
0% |
|
| Number of BUFIO2/BUFIO2_2CLKs |
1 |
32 |
3% |
|
| Number used as BUFIO2s |
1 |
|
|
|
| Number used as BUFIO2_2CLKs |
0 |
|
|
|
| Number of BUFIO2FB/BUFIO2FB_2CLKs |
0 |
32 |
0% |
|
| Number of BUFG/BUFGMUXs |
3 |
16 |
18% |
|
| Number used as BUFGs |
3 |
|
|
|
| Number used as BUFGMUX |
0 |
|
|
|
| Number of DCM/DCM_CLKGENs |
0 |
4 |
0% |
|
| Number of ILOGIC2/ISERDES2s |
44 |
200 |
22% |
|
| Number used as ILOGIC2s |
44 |
|
|
|
| Number used as ISERDES2s |
0 |
|
|
|
| Number of IODELAY2/IODRP2/IODRP2_MCBs |
16 |
200 |
8% |
|
| Number used as IODELAY2s |
16 |
|
|
|
| Number used as IODRP2s |
0 |
|
|
|
| Number used as IODRP2_MCBs |
0 |
|
|
|
| Number of OLOGIC2/OSERDES2s |
74 |
200 |
37% |
|
| Number used as OLOGIC2s |
74 |
|
|
|
| Number used as OSERDES2s |
0 |
|
|
|
| Number of BSCANs |
1 |
4 |
25% |
|
| Number of BUFHs |
0 |
128 |
0% |
|
| Number of BUFPLLs |
0 |
8 |
0% |
|
| Number of BUFPLL_MCBs |
0 |
4 |
0% |
|
| Number of DSP48A1s |
5 |
16 |
31% |
|
| Number of ICAPs |
0 |
1 |
0% |
|
| Number of MCBs |
0 |
2 |
0% |
|
| Number of PCILOGICSEs |
0 |
2 |
0% |
|
| Number of PLL_ADVs |
1 |
2 |
50% |
|
| Number of PMVs |
0 |
1 |
0% |
|
| Number of STARTUPs |
0 |
1 |
0% |
|
| Number of SUSPEND_SYNCs |
0 |
1 |
0% |
|
| Average Fanout of Non-Clock Nets |
3.83 |
|
|
|